Part Number Hot Search : 
IN4044 PSB51 SP8712B M4001 1230G0 LC183 L8C2041 SM25J
Product Description
Full Text Search
 

To Download ISL97686 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 4-channel led driver with independent channel control for dynamic dimming ISL97686 the ISL97686 is a pwm controlled led driver that supports 4 channels of led current, for monitor and tv lcd backlight applications. it is capable of driving 160ma per channel from a 9v to 32v input supply, with current sources rated up to 75v absolute maximum. the ISL97686?s current sources ac hieve typical current matching to 1%, while dynamically maintaining the minimum required v out necessary for regulation. this adaptive scheme compensates for the non-uniformity of forward voltage variance in the led strings. the ISL97686 dimming can be controlled by a high speed spi interface for independent channe l control for dynamic dimming function synthesized on chip at 10-bit resolution. the ISL97686 has an advanced dynamic headroom control function, which monitors the highest led forward voltage string, and regulates the output to the correct level to minimize power loss. this proprietary regulation scheme also allows for extremely linear pwm dimming fr om 0.02% to 100%. the led current can also be switched between two current levels, giving support for 3d applications. the ISL97686 incorporates extensive protections of string op en and short circuit detections, ovp, and otp related literature ? see application note for ?ISL97686ibz_evalz? for soic application features ? 4 x 160ma, 75v rated channels with integrated channel regulation fets ? channels can be ganged for high current - 2 x 350ma - 1 x 700ma ? 9v~32v input voltage ? dimming modes: - independent channel dimming control with spi - pwm dimming with adjustable output frequency - 10-bit dimming resolution -vsync mode ? 2 selectable current levels for 3d applications ? current matching of 1% ? integrated fault protection features such as string open circuit protection, string short circuit protection, overvoltage protection, and over-temperature protection ? 28 ld 5x5mm tqfn and 28 ld 300mil soic packages available applications ? monitor/tv led backlighting ? general/industrial/automotive lighting figure 1. ISL97686 application diag ram figure 2. pwm dimming linearity sdo clk osc gd pwm_set/pll en ovp vin vlogic vdc d1 cs ch1 ch2 ch3 ch4 csel iset2 comp fuse sdi pgnd slew v in : 9v~32v 160ma max per string q1 r sense iset1 /cs en_vsync 0 10 20 30 40 50 60 70 80 90 100 110 0 20 40 60 80 100 dimming duty cycle (%) i_ch2 channel current (ma) i_ch1 i_ch3 i_ch4 april 23, 2012 fn7953.0 caution: these devices are sensitive to electrostatic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | copyright intersil americas inc. 2012. all rights reserved intersil (and design) is a trademark owned by intersil corporation or one of its subsidiaries. all other trademarks mentioned are the property of their respective owners. www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 2 fn7953.0 april 23, 2012 block diagram figure 3. ISL97686 block diagram ref gen vin gm amp comp + - ch1 ch4 logic fet drivers ovp reg1 osc & ramp comp = 0 imax ilimit fault/status register highest vf string detect vdc temp sensor pwm_set/pll osc /cs iset1 + - gnd o/p short ref_ovp ref_vsc analog bias + - open ckt, short ckt detects 1 fault/status control ovp 4 vset fsw osc clk led dimming controller en 2 3 reg2 digital bias vlogic 160ma max per string iset2 csel gd cs v in : 9v~32v sdi slew fuse ovp sdo serial interface en_vsync pll www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 3 fn7953.0 april 23, 2012 pin configurations ISL97686 (28 ld 5x5 tqfn) top view ISL97686 (28 ld soic) top view 1 2 3 4 5 6 7 10 11 12 13 14 15 28 27 26 17 16 19 18 21 20 ch3 ch4 gd pgnd slew csel ch2 ch1 en_vsync iset1 comp vin osc vdc pgnd agnd en vlogic ovp iset2 pgnd cs 89 clk 22 25 24 23 pwm_set/pll sdi sdo nc exposed thermal pad cs 1 2 3 4 5 6 7 10 11 12 13 14 15 28 27 26 17 16 19 18 21 20 ch3 ch4 gd pgnd slew csel ch2 ch1 en_vsync nc iset1 comp vin osc vdc pgnd agnd en vlogic ovp iset2 pgnd cs 8 9 clk 22 25 24 23 pwm_set/pll sdi sdo cs pin descriptions tqfn soic pin name pin type pin description 1 5 sdo i serial data output to next driver 26 cs ichip select 37 clk i serial clock 4 8 sdi i serial data input 5 9 vlogic s internal 2.5v digital bias regulator. needs decoupling capacitor added to ground 6 10 en_vsync i frame synchronization enable. ties high to vdc for enable v sync function. pwm_set/pll also needs to be configured with an rc network. pin can be tied to vdc or vlogic to enable function 7 11 vdc s internal 5v analog bias regulator. needs decoupling capacitor added to ground 8 12 vin s main power input. range: 9v to 32v 9 13 en i led driver enable. whole chip will shut down when low 10 14 agnd s analog ground 11 15 gd o external boost fet gate control 12 16 slew i boost regulation switching slew rate control 13 17 cs i external boost fet current sense input 14 18 pgnd s boost fet gate driver power ground and ground reference for cs pin 15 19 pwm_set/pll i for direct pwm mode, tie this pin high to vdc. for other non-vsync modes, connect to a resistor to set the dimming frequency. if the vsync function is enabled, connect this pin to the pll loop filter network. 16 20 ovp i overvoltage protection input as well as output voltage feedback pin 17 21 comp i boost compensation 18 22 iset1 i resistor connection for setting led current. 28.7k ? = 100ma www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 4 fn7953.0 april 23, 2012 19 23 iset2 i resistor connection for setting led current. 28.7k ? = 100ma 20 24 osc i boost switching frequency adjustment 21 25 nc no connection 22 26 pgnd s power ground return for led current 23 27 ch4 i led pwm driver 24 28 ch3 i led pwm driver 25 1 ch2 i led pwm driver 26 2 ch1 i led pwm driver 27 3 pgnd s power ground return for led current 28 4 csel i iset resistor selection pin. csel = 0 : iset 1 resistor sets led current csel = 1 : iset 2 resistor sets led current pin descriptions (continued) tqfn soic pin name pin type pin description ordering information part number (notes 1, 2, 3) part marking package (pb-free) pkg. dwg. # ISL97686irtz isl9768 6irtz 28 ld 5x5 tqfn l28.5x5b ISL97686ibz ISL97686ibz 28 ld soic (300mil) m28.3 ISL97686ibz-eval1z evaluation board (non e of leds on the evaluation board) notes: 1. add ?-t*? suffix for tape and reel. please refer to tb347 for details on reel specifications. 2. these intersil pb-free plastic packaged products employ spec ial pb-free material sets, molding compounds/die attach materials , and 100% matte tin plate plus anneal (e3 termination finish , which is rohs compliant and compatible wi th both snpb and pb-free soldering opera tions). intersil pb-free products are msl classified at pb-fr ee peak reflow temperatures that meet or exceed the pb-free requirements of ipc/jed ec j std-020. 3. for moisture sensitivity level (msl), please see device information page for ISL97686 . for more information on msl, please see technical brief tb363 . www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 5 fn7953.0 april 23, 2012 table of contents absolute maximum ratings. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 thermal information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 typical performance curves. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 theory of operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 pwm boost converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 ovp and v out. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 0 current matching and current accuracy. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 dynamic headroom control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 dimming controls . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 led dc current setting . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 pwm dimming frequency adjustment. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 v out control when leds are off. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 switching frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 5v and 2.4v low dropout regulators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 soft-start and boost current limit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 fault protection and monitoring . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 short circuit protection (scp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 open circuit protection (ocp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 undervoltage lock-out . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 over-temperature protection (otp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 shutdown . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 component selections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 input capacitor. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 inductor. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 output capacitors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 channel capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 schottky diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 high current applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 pcb layout considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 two layers pcb layout with tqfn package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 general power pad design considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 one layer pcb layout with soic package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 products . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 package outline drawing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 6 fn7953.0 april 23, 2012 absolute maximum ratings (t a = +25c) thermal information vin, en . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 45v vdc. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 5.75v vlogic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 2.75v comp, iset1, iset2, pwm_set, osc, cs, ovp. . . . . . . . . . . . . . . . . . . . . . .-0.3v to min (vdc+0.3v, 5.75v) en_vsync, csel. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 5.75v clk, sdi, sdo, cs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 5.75v ch1 - ch4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 75v gd, slew. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to 18v pgnd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +0.3v above voltage ratings are all with respect to agnd pin esd rating human body model (tested per jesd22-a114f) . . . . . . . . . . . . . . . . 2kv machine model (tested per jesd22-a115c) . . . . . . . . . . . . . . . . . . 200v charged device model (jesd22-c101e) . . . . . . . . . . . . . . . . . . . . . . . 1kv latch up (tested per jesd-78b; class 2, level a) . . . . . . . . . . . . . . 100ma thermal resistance ja (c/w) jc (c/w) 28 ld tqfn (4 layer + vias, notes 4, 6) . . . 32 4 28 ld soic (4 layer, notes 5, 7) . . . . . . . . . 54 25 thermal characterization (typical, note 8) psi jt (c/w) 28 ld tqfn . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 28 ld soic. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 maximum continuous junction temperature . . . . . . . . . . . . . . . . .+125c storage temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-65c to +150c power dissipation tqfn (w) soic (w) t a < +25c . . . . . . . . . . . . . . . . . . . . . . . . . . 3.13 1.85 t a < +70c . . . . . . . . . . . . . . . . . . . . . . . . . . 1.72 1.02 t a < +85c . . . . . . . . . . . . . . . . . . . . . . . . . . 1.25 0.74 t a < +105c . . . . . . . . . . . . . . . . . . . . . . . . 0.63 0.37 pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/ pbfree/pb-freereflow.asp operating conditions temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40c to +105c caution: do not operate at or near the maximum ratings listed for extended periods of time. exposure to such conditions may adv ersely impact product reliability and result in failures not covered by warranty. notes: 4. ja is measured in free air with the component mounted on a high effective thermal conductivity test board with ?direct attach? fe atures. see tech brief tb379 . 5. ja is measured with the component mounted on a high effective thermal conductivity test board in free air. see tech brief tb379 for details. 6. for jc , the ?case temp? location is the center of the exposed metal pad on the package underside. 7. for jc , the ?case temp? location is taken at the package top center. 8. psi jt is the psi junction-to-top thermal characte rization parameter. if the package top temp erature can be measured with this rating then the die junction temperature can be estimated more accurately than the jc and jc thermal resistance ratings. electrical specifications all specifications below are characterized at t a = -40c to +105c; v in = 12v, en = 5v. boldface limits apply over the operating temperature range, -40c to +105c. parameter description condition min (note 9) typ max (note 9) unit general v in backlight supply voltage (note 10) 932 v i vin_stby vin shutdown current en = 0 5 a i vin_active switching r fpwm = 3.3k ? , i led = 100ma, f sw = 600khz, c out_sw = 1nf 10 13 ma non-switching 4 5.5 ma v uvlo undervoltage lock-out threshold 2.9 3.3 v v uvlo_hys undervoltage lock-out hysteresis 300 mv linear regulator v dc 5v analog bias regulator v in > 6v 4.8 5 5.1 v v dc_drop v dc ldo load regulation tolerance i vdc = 30ma 71 100 mv v logic 2.5v logic bias regulator v in > 6v 2.3 2.4 2.5 v v logic_drop v logic ldo load regulation tolerance i vlogic = 30ma 31 100 mv boost switch controller t ss soft-start 16 ms i sw_limit boost fet current limit r sense = 50m ? 3.1 3.4 3.8 a t r gate rise time c out_sw = 1000pf 20 ns t f gate falling time c out_sw = 1000pf 17.6 ns www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 7 fn7953.0 april 23, 2012 v gd gate driver output voltage c out_sw = 1000pf 10 v d max boost maximum duty cycle f sw = 600khz 92 % d min boost minimum duty cycle f sw = 1.2mhz 26 % f sw boost switching frequency r osc = 250k ? 180 200 220 khz r osc = 83k ? 540 600 660 khz r osc = 42k ? 1.08 1.2 1.32 mhz eff peak boost peak efficiency 90 % reference i match channel-to-channel current matching channels are in a single ic, i led : 100ma -2 1 2 % i acc absolute current r iset1/2 = 28.7k ? -3 3 % fault detection v sc channel short circuit threshold 7.2 8 8.8 v v temp over-temperature threshold 150 c v temp_acc over-temperature threshold accuracy 5 c v ovp_out overvoltage limit on ovp pin 1.18 1.22 1.24 v v ovp_in overvoltage limit on vin pin 35 v digital i/o logic level specifications v il logic input low voltage - en_vsync, en, clk, sda, sdo, csel, cs 0.8 v v ih logic input high voltage - en _vsync, en, clk, sda, sdo, csel, cs 1.5 5.5 v f cs chip select frequency 30 480 hz f clk serial clock frequency 10 580 khz t setup setup time 40 ns t hold hold time 40 ns current sources v headroom dominant channel current so urce headroom at ch pin i led = 160ma t a = +25c 0.75 v v iset1,2 voltage at iset1 and 2 pins 1.18 1.21 1.24 v i led_max maximum led current per channel 160 ma pwm generator f pwm generated pwm frequency r pwm_set = 333k ? 45 50 55 hz r pwm_set = 3.3k ? 4.5 5 5.5 khz dimming range pwm dimming duty cycle limits f pwm 20khz 0.1 100 % v pwm_set pwm_set voltage r pwm_set = 3.3k ? 1.18 1.21 1.25 v notes: 9. parameters with min and/or max limits are 100% tested at +25 c, unless otherwise specified. te mperature limits established by characterization and are not production tested. 10. at maximum v in of 32v, minimum v out is 35v. minimum v out can be lower at lower v in . electrical specifications all specifications below are characterized at t a = -40c to +105c; v in = 12v, en = 5v. boldface limits apply over the operating temperature range, -40c to +105c. (continued) parameter description condition min (note 9) typ max (note 9) unit www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 8 fn7953.0 april 23, 2012 typical performance curves figure 4. efficiency vs v in (i ch : 100ma, f dim : 200hz, v out : 45v for 4p14s and 55v for 4p18s) figure 5. efficiency vs i ch (v out : 55v for 4p18s, f dim : 200hz) figure 6. efficiency vs pwm dimming (v in : 24v, v out : 55v for 4p18s, i ch : 100ma) figure 7. accuracy vs wpm dimming (v in : 24v, v out : 55v for 4p18s, i ch : 100ma) figure 8. pwm dimming linearity (v in : 24v, v out : 55v for 4p18s) figure 9. pwm dimming linearity (v in : 24v, v out : 55v for 4p18s) 70 75 80 85 90 95 100 5 101520253035 input voltage (v) efficiency (%) 4p18s 4p14s 70 75 80 85 90 95 100 30 50 70 90 110 130 150 170 channel current (ma) efficiency (%) v_in:24v v_in:19v 40 50 60 70 80 90 100 0 20 40 60 80 100 dimming duty cycle (%) efficiency (%) f dim : 1khz f dim : 200hz -1.0 -0.5 0.0 0.5 1.0 0 20406080100 accuracy (%) dimming duty cycle (%) ch2 ch1 ch3 ch4 0 10 20 30 40 50 60 70 80 90 100 110 020406080100 dimming duty cycle (%) channel current (ma) 1khz 200hz 0 1 2 3 4 5 6 7 8 9 10 0246810 dimming duty cycle (%) channel current (ma) 1khz 200hz www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 9 fn7953.0 april 23, 2012 figure 10. start-up (non vsync mode, v in : 19v, i ch : 120ma, leds: 4p18s, f dim : 200hz) figure 11. start-up (non vsync mode, v in : 19v, i ch : 120ma, leds: 4p14s, f dim : 200hz) figure 12. start-up (non vsync mode, v in : 19v, i ch : 120ma, leds: 4p10s, f dim : 200hz) figure 13. pwm dimming (v in : 19v, i ch : 120ma, leds: 4p14s, f dim : 200hz) figure 14. timing of spi interface (two ics daisy chained, cs : 120hz, clk: 390khz, f dim : 200hz) figure 15. minimum pwm dimming duty cycle 0.1% (v in : 19v, i ch : 120ma, leds: 4p14s, f dim : 200hz) typical performance curves (continued) v_lx i_ch v_in v_out v_lx i_ch v_in v_out v_lx i_ch v_in v_out v_lx i_ch v_ch v_out v_sdi v_sdo v_clk v_/cs dimming data of ic #2 dimming data of ic #1 dimming data of ic #2 v_sdi i_ch v_clk v_/cs www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 10 fn7953.0 april 23, 2012 theory of operation pwm boost converter the current mode pwm boost converter produces the minimal voltage needed to enable the led string with the highest forward voltage drop to run at the programmed current. the ISL97686 employs current mode control boost architecture that has a fast current sense loop and a slow voltage feedback loop. the number of leds that can be dr iven by ISL97686 depends on the type of led chosen in the application. the ISL97686 is capable of boosting up to greater than 70v and driving 4 channels of leds at a maximum of 160ma per channel. ovp and v out the overvoltage protection (ovp) pi n has a function of setting the overvoltage trip level as well as limiting the v out regulation range. the ISL97686 ovp threshold is set by r upper and r lower as shown in equation 1: and v out can only regulate between 30% and 100% of the v out_ovp such that: allowable v out = 30% to 100% of v out_ovp for example, a 1m ? r upper and 19k ? r lower sets ovp to 65.4v. the boost can regulate down to 30% of ovp, so it can go as low as 19.6v. if v out needs to be lower than this, the ovp level must be reduced. otherwise, v out will regulate to 19.6v, and the ISL97686 may overheat. however, it?s recommended that the ovp be set to no more than 20% above the nominal operating voltage. this prevents the need for output capacitor voltage ratings and the inductor current rating to be set significantly higher than needed under normal conditions, allowing a smaller and cheaper solution, as well as keeping the maximum voltages and currents that can be seen in the system during fault conditions at less extreme levels. parallel capacitors should be placed across the ovp resistors such that r upper /r lower = c lower /c upper . using a c upper value of at least 30pf is recommended. these capacitors reduce the ac impedance of the ovp node, which is important when using high value resistors. the ra tio of the ovp capacitors should be the inverse of the ovp resistors. for example, if r upper /r lower = 33/1, then c upper /c lower = 1/33 with c upper = 100pf and c lower = 3.3nf. these components are not always needed, but it is highly recommended to include replacements to populate them if necessary. current matching and current accuracy the led current in each channel is regulated using an active current source circuit, as shown in figure 16. the peak led current is set by translating the r iset current to the output with a scaling factor of 2919/r iset . the drain terminals of the current source mosfets are designed to run at 750mv to optimize power loss versus accuracy re quirements. the sources of channel-to-channel current matc hing error come from the op amp offsets, reference voltag e, and current source sense resistors. these parameters are optimized for current matching and absolute current accuracy. however, the absolute accuracy is additionally determined by the external r iset . a 0.1% tolerance resistor is therefore recommended. dynamic headroom control the ISL97686 features a proprietary dynamic headroom control circuit that detects the highest forward voltage string, or effectively the lowest voltage from any of the ch pins. the system will regulate the output voltage to the correct level to allow the channel with the lowest voltage to have just sufficient headroom to correctly regulate the led current. since all led strings are connected to the same output voltage, the other ch pins will have a higher voltage, but the regulated current source circuit on each channel will ensure that each channel has the correct current level. the output voltage regulation is dynamic, and is updated as needed, to allow for temperature and aging affects in the leds. dimming controls the ISL97686 provides two basic ways to control the led current, and therefore, the brightness. these are described in detail in subsequent sub-sections, but can be broadly divided into the following two types of dimming: step 1. led dc current adjustment step 2. pwm chopping of the led current defined in step 1. led dc current setting the initial brightness should be set by choosing an appropriate value for the resistor on the is et1/2 pins. this resistor must connect to agnd, and should be chosen to fix the maximum possible led current: the ISL97686 includes two built-in levels of current, individually set by the resistors on iset1 and iset2, according to equation 2, which can be switched between by using the csel pin. csel = 0: the current se tting is based on iset1 csel = 1: the current se tting is based on iset2 v out 1.21 r upper r lower + () r lower ------------------------------------------------------------------------ - = (eq. 1) figure 16. simplified current source circuit + - + - ref rset pwm dimming + - i ledmax 2919 r iset ---------------- - = (eq. 2) www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 11 fn7953.0 april 23, 2012 this is typically used in 3d systems to provide a higher current level in 3d modes, but is not rest ricted to this application. csel can be switched in operation and updates immediately in direct pwm mode, and at the start of the next pwm dimming cycle in other modes. led dc dimming it is possible to control the led current by applying a dc voltage v dim to the iset1/2 pin via a re sistor as in figure 17. if the v dim is above v iset 1.21v, the brightness will reduce, and vice versa. in this configuration, it is important that the control voltage be set to the maximum brightness (minimum voltage) level when the ISL97686 is enabled, even if the leds are not lit at this point. this is necessary to allow the chip to calibrate to the maximum current level that will need to be supported. otherwise, on-chip power dissipation will be higher at current levels above the start-up level. dimming with this technique should be limited to a minimum of 10~20% brightness, as led current accuracy is increasingly degraded at lower levels. pwm dimming frequency adjustment the dimming frequencies of serial interface and actl modes are set by an external resistor at the pwm_set pin, as shown in equation 3: where f pwm is the desirable pwm dimming frequency and r pwmset is the setting resistor. spi interface ISL97686 has an spi interface fo r the daisy chain configuration of a single controller and multiple led drivers in figure 18. the master can control the particular channels of multiple led drivers with sharing 4 wires, sdi, sdo, clk, and cs . each serialized dimming data can be encoded 10-bit resolution and transferred to each driver ics only at cs pin low period. the led driver will start particular channel dimming after loading the dimming data when the cs level back to high. figure 17. led current control with v dim r iset iset v dim v iset : 1.21v r dim f pwm 1.665 () 7 10 r pwmset -------------------------------- = (eq. 3) figure 18. spi interface and control timing sdi sdo clk clk #3 #1 #2 sdi sdo sdi sdo spi master clk spi master cs cs cs sdi clk sdo (first chip) (last chip) cs ch 1 msb ch 1 msb-1 2 ch 1 msb- lsb+2 ch 4 ch 4 lsb+1 ch 4 lsb ch 1 msb ch 1 msb- 1 2 ch 1 msb- ch 4 lsb+2 lsb+1 ch 4 lsb ch 4 dimming data latched www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 12 fn7953.0 april 23, 2012 v sync function the v sync function is used to provide accurate led dimming frequencies and make sure that the video data is properly aligned with the frame rate. a phas e locked loop (pll) is used to lock the frequency to a multiple of the frame rate. additionally, the phase of the pwm output is aligned with the frame rate to provide very predictable video performance. in v sync mode, the fpwm pin is used as the pll l oop compensation pin and needs a loop filter connected between it and ground. frame rates between 30hz and 300hz are supported, and an automatic frequency detection circuit will provide the same output frequency at 30, 60, 120, 180, 240, and 300hz. additionally, the pwm dimming frequency can be pre-selected to any of the following values shown in table 1 (note that for the 60hz range, the frequencies will be scaled by a factor of framerate/60hz and for the 120hz range they will be scaled by a factor of framerate/120hz). table 1. pre-selected pwm dimming frequency at v sync mode v out control when leds are off when the backlight is en abled but all leds are off (i.e., during the pwm off times), the switching regulator of a typical led driver will stop switching, which can allow the output to begin to discharge. this is not a problem when the led off times are short and the duty cycle is running at a high duty cycle, or the output capacitance is large. however, it presents two problems. first, for low duty cycles at low frequencies, v out can droop between on-times, resulting in under-regulation of the current when the leds are next switched on. second, at high pwm frequencies or very low duty cycles, led on-times can be shorter than the minimum number of boost cycles needed to ramp up the inductor current to the required level to support the load. for example, a 1% on-t ime while running at 20khz pwm dimming frequency is only 500ns. if the b oost switching frequency is set at 500khz, this only represents a quarter of a switching cycle per led on-time, which may not be sufficient to ramp the inductor current to the required level. the ISL97686 incorporates an additional pfm switching mechanism that allows the boost stage to continue to switch at low current levels in order to replace the energy lost from the output capacitor due to the ovp stack resistance and capacitor self discharge. for very short pulses, this also means that the charge delivered to the leds in the on-times is provided entirely by the output capacitor, kept at the correct voltage by the pfm mode in the off-times. this allows the output to always remain very close to the required level, so that when the leds are re-enabled, the boost output is already at the correct level. this dramatically improves led pwm performance, providing industry leading linearity down to sub 1% levels, and reduces the overshoots in the boost inductor current, caused by transient switching when the leds are switched on, to a minimum. the system will continue to maintain v out at the target level for 120ms after the last time the leds were on. if all leds are off for a longer period than this, the conv erter will stop switching and go into a sleep mode, allowing v out to decay, in order to save power during long backlight-off periods. switching frequency the boost switching frequency can be adjusted by the resistor on the osc pin, which must be co nnected to agnd, and follows equation 4: where f sw is the desirable boost switching frequency and r osc is the setting resistor. 5v and 2.4v low dropout regulators a 5v ldo regulator is used to provide the low voltage supply needed to drive internal circuits. the output of this ldo is the vdc pin. a decoupling capacitor of 1f or more is required between this pin and agnd for correct op eration. similarly, a 2.4v ldo regulator is present at the vlogic pin, and also requires a 1f decoupling capacitor. both pins can be used as a coarse voltage reference, or as a supply for other circuits, but can only support a load of up to ~10ma and should not be used to power noisy circuits that can feed significant noise onto their supply. soft-start and boost current limit the boost current limit should be set by using a resistor from cs to pgnd. the typical current limit can be calculated as: the cs resistor should be chos en based on the maximum load that needs to be driven. typically, a limit of 30~40% more than is required under dc conditions is sufficient to allow for necessary overshoots during load transients. values of 20~100m ? are supported. dimming frequency (hz) (khz) (khz) (khz) 180 1.26 5.70 13.38 240 1.38 6.18 13.86 300 1.50 6.66 14.34 360 1.62 7.14 14.82 420 1.74 7.62 15.30 480 1.86 8.10 15.78 540 1.98 8.58 16.26 600 2.10 9.06 16.74 660 2.34 9.54 17.22 720 2.58 10.02 17.70 780 2.88 10.50 18.18 840 3.36 10.98 18.66 900 3.78 11.46 19.14 960 4.20 11.94 19.62 1.02k 4.74 12.42 20.10 1.14k 5.22 12.90 20.58 f sw 5 10 10 () r osc ----------------------- = (eq. 4) i limit 0.17 r cs ----------- - = (eq. 5) www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 13 fn7953.0 april 23, 2012 it is important that pgnd pin 14 (tqfn)/18 (soic) is connected directly to the base of the sense resistor, with no other connection to the ground system, except via this path. this is because this pin is used as a gr ound reference for the cs pin. connecting it here gives the maximum noise immunity and the best stability characteristics. the ISL97686 uses a digital curr ent limit based soft-start. the initial limit level is set to one ninth of the full current limit, with eight subsequent steps increasing this by a ninth of the final value every 2ms until it reaches the full limit. in the event that no leds have been conducting during the interval since the last step (for example if the leds are running at low duty cycle at low pwm frequency), the step will be delayed until the leds are conducting again. if the leds are off for more than 120ms, making the converter go into sleep mode, soft-start will be restarted when the leds are re-enabled. fault protection and monitoring the ISL97686 features extensive protection functions to cover all perceivable failure conditions. the failure mode of an led can be either open or short circuit. the behavior of an open circuit led can additionally take the form of either infinite or very high resistance or, for some leds, a ze ner diode, which is integrated into the device, in parallel with the now opened led. for basic leds (which do not have built-in zener diodes), an open circuit led failure will only result in the loss of one channel of leds, without affecting other channels. similarly, a short circuit condition on a channel that result s in that channel being turned off does not affect other channels, unless a similar fault is occurring. due to the lag in boost response to any load change at its output, certain transient events (such as significant step changes in led duty cycle, or a change in led current caused by csel switching) can transiently look like led fault modes. the ISL97686 uses feedback from the leds to determine when it is in a stable operating region and prevents apparent faults during these transient events from allowing any of the led strings to fault out. see figure 20 and table 2 for more details. short circuit protection (scp) the short circuit detection circuit monitors the voltage on each channel and disables faulty channels which are detected to be more than the short circuit thre shold, 8v above the lowest ch pin, following a timeout period. open circuit protection (ocp) when any of the leds become open circuit during the operation, that channel will be disabled af ter a timeout period, and the part will continue to drive the other channels. the ISL97686 monitors the current in each channel such that any string which reaches the intended output current is considered ?good?. should the current subsequently fall below the target, the channel will be considered an ?open circuit?. furthermore, should the boost output of the ISL97686 reach the ovp limit, all channels which are not ?good? will be timed out. unused ch pins should be grou nded, which will disable them from start-up. this will prevent v out having to ramp to ovp at start-up, in order to dete rmine that they are open. undervoltage lock-out if the input voltage falls below the uvlo level of 2.8v, the device will stop switching and reset. operation will restart, with all digital settings will be returned to their default states, once the input voltage is back in the normal operating range. over-temperature protection (otp) the otp threshold is set to +150c . when this is reached, the boost will stop switching and the output current sources will be switched off and stay off until power or en is cycled. for the extensive fault protection conditions, please refer to figure 20 and table 2. vin ovp if vin exceeds 35v, the part will be shut down until power or en is cycled. at this point, all digital settings will be reset to their default states. shutdown when the en pin is low the entire chip is shut down to give close to zero shutdown current. the digital interfaces will not be active during this time. the en can be high before vin. compensation the ISL97686 boost regulator uses a current mode control architecture, with an external compensation network connected to the comp pin. the component values shown in figure 19 should be used. the network co mprises a 47pf capacitor from comp to agnd, in parallel with a series rc of 25k ? and 2.2nf, also from comp to agnd. figure 19. compensation network comp 47pf 2.2nf 25k www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 14 fn7953.0 april 23, 2012 q4 vsc ch4 vset pwm1/oc1/sc1 ref fet driver lx imax ilimit fault ovp t2 otp thrm shdn q1 ch1 v out pwm control vset pwm4/oc4/sc4 temp sensor logic t1 otp thrm shdn o/p short + - + - reg vset/2 figure 20. simplified fault protections www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 15 fn7953.0 april 23, 2012 component selections according to the inductor voltage-second balance principle, the change of inductor current during the power mosfet switching on-time is equal to the change of inductor current during the power mosfet switching off-time under steady state operation. the voltage across an inductor is shown in equation 6: and i l @ t on = i l @ t off , therefore: where d is the switching duty cycle defined by the turn-on time over the switching period. v d is a schottky diode forward voltage, which can be neglected for approximation. t sw is the switching period where t sw =1/f sw , and the f sw is the switching frequency of the boost converter. rearranging the terms without accounting for v d gives the boost ratio and duty cycle respectively as equations 8 and 9: input capacitor switching regulators require input capacitors to deliver peak charging current and to reduce the impedance of the input supply. this reduces interaction between the regulator and input supply, thereby improving system stability. the high switching frequency of the loop causes almost all ripple current to flow in the input capacitor, which must be rated accordingly. a capacitor with low internal seri es resistance should be chosen to minimize heating effects and improve system efficiency, such as x5r or x7r ceramic capacitors, which offer small size and a lower value of temperature and voltage coefficient compared to other ceramic capacitors. during the normal continuous conduction mode of the boost converter, its input current flows continuously into the inductor; ac ripple component is only proportional to the rate of the inductor charging, thus, smaller value input capacitors may be used. it is recommended that an input capacitor of at least 10f be used. ensure the voltage rating of the input capacitor is suitable to handle the full supply range. table 2. protections table case failure mode detection mode failed channel action good channels action v out regulated by 1 ch1 short circuit over-temperature protection limit (otp) not triggered and vch1 < vsc ch1 on and burns power ch2 through ch4 normal highest vf of ch2 through ch4 2 ch1 short circuit otp not triggered but vch1 > vsc ch1 disabled after 6 pwm cycles time-out. (note: time-out can be longer than 6 pwm cycles in direct pwm mode) if 3 channels are already shut down, all channels will be shut down. otherwise ch2-4 will remain as normal highest vf of ch2 through ch4 3 ch1 open circuit with infinite resistance otp not triggered and vch1 < vsc v out will ramp to ovp. ch1 will time-out after 6 pwm cycles and switch off. v out will drop to normal level. ch2 through ch4 normal highest vf of ch2 through ch4 4 ch1 open circuit with infinite resistance during operation otp triggered and vch1 < vsc all ic shut down v out disabled 5ch1 led open circuit but has paralleled zener otp not triggered and vch1 < vsc ch1 remains on and has highest vf, thus v out increases ch2 through ch4 on, q2 through q4 burn power. ch2-4 will fault out if they reach vsc as a result of v out increase due to increase vf in ch1 vf of ch1 6ch1 led open circuit but has paralleled zener otp not triggered but vchx > vsc ch1 remains on and has highest vf, thus v out increases. v out increases then ch-x switches off. this is an unwanted shut off and can be prevented by setting ovp at an appropriate level. vf of ch1 7 channel-to-channel vf too high otp triggered but vchx < vsc all channels switched off v out disabled 8output led string voltage too high v out reaches ovp and not sufficient to regulate led current driven with normal current. any channel that is below the target current will time-out after 6 pwm cycles. (note: time-out can be longer than 6 pwm cycles in case direct pwm mode) v out disabled 9v out /sw shorted to gnd sw will not switch if started up in this condition. v out shorted to ground during operation will also cause the converter to shut down v l l i l t ? = (eq. 6) v ( i 0 ) l ? dt sw v o v d v i ? ? () = l1 ( d ) t sw ? ? ? (eq. 7) v o v i 11d ? () ? = ? (eq. 8) dv o ( v i ) v o ? ? = (eq. 9) www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 16 fn7953.0 april 23, 2012 inductor the selection of the inductor should be based on its maximum current (i sat ) characteristics, power dissipation, emi susceptibility (shielded vs unshielded), and size. inductor type and value influence many key parameters, including the inductor ripple current, current limit, efficiency, transient performance and stability. the inductor?s maximum current capability must be large enough to handle the peak current at th e worst case condition. if an inductor core is chosen with a lower current rating, saturation in the core will cause the effective inductor value to fall, leading to an increase in peak to average current level, poor efficiency and overheating in the core. the series resistance, dcr, within the inductor causes conduction loss and heat dissipation. a shielded inductor is usually more suitable for emi susceptible applications, such as led backlighting. the peak current can be derived from the voltage across the inductor during the off period, as expressed in equation 10: the choice of 85% is just an average term for the efficiency approximation. the first term is the average current, which is inversely proportional to the input voltage. the second term is the inductor current change, which is inversely proportional to l and f sw . as a result, for a given switching frequency, minimum input voltage must be used to calculate the input/inductor current as shown in equation 10. for a given inductor size, the larger the inductance value, the higher the series resistance because of the extra number of turns required, thus, higher conductive losses. the ISL97686 current limit should be less than the inductor saturation current. output capacitors the output capacitor acts to smooth the output voltage and supplies load current directly duri ng the conduction phase of the power switch. output ripple voltage consists of the discharge of the output capacitor during th e fet turn-on period and the voltage drop due to load current flowing through the esr of the output capacitor. the ripple voltage is shown in equation 11: where i o represents the output current, c o is the output capacitance, d is the duty ratio as described in equation 9. esr is the equivalent series resistan ce of the output capacitance and f sw is the switching frequency of the converter. equation 11 shows the importance of using a low esr output capacitor for minimizing output ripple. as shown in equation 11, th e output ripple voltage, v co , can be reduced by increasing the output capacitance, c o or the switching frequency, f sw , or using output capacitors with small esr. in general, ceramic capacitors are the best choice for output capacitors in small to medium sized lcd backlight applications due to their cost, form factor, and low esr. the choice of x7r over y5v ceramic capacitors is highly recommended because the x7r type capacitor is less sensitive to capacitance change overvoltage. y5v?s absolute capacitance can be reduced to 10%~20% of its rated capacitance at the maximum voltage. in any case, y5v type ceramic capacitors should be avoided. a larger output capacitor will also ease the driver response during pwm dimming off period due to the longer sample and hold effect of the output drooping. the driver does not need to boost as much on the next on period, which minimizes transient current. the output capacitor also plays an important role for system compensation. channel capacitor it is recommended to use at least 1nf capacitors from ch pins to v out . larger capacitors will reduce led current ripple at boost frequency, but will degrade tran sient performance at high pwm frequencies. the best value is dependant on pcb layout. up to 4.7nf is sufficient for most configurations. schottky diode a high speed rectifier diode is necessary to prevent excessive voltage overshoot, especially in the boost configuration. low forward voltage and reverse le akage current will minimize losses, making schottky diodes the preferred choice. although the schottky diode turns on only during the boost switch off period, it carries the same peak current as the inductor, therefore, a suitable current rated schottky diode must be used. high current applications each channel of the ISL97686 ca n support up to 160ma. for applications that need higher cu rrent, multiple channels can be grouped to achieve the desirable current. for example, in figure 21, the cathodes of the last leds can be connected to ch1/ch2 and ch3/ch4, this configuration can be treated as a single string with up to 350m a current driving capability. il peak v o ( i o ) 85% ( v i ) 12v i v o ( v i ) l ( v o f sw ) ? ? [] ? + ? = (eq. 10) v co i ( o c o df sw ) i o esr () + ? ? = (eq. 11) figure 21. grouping multiple channels for high current applications ch1 ch2 ch3 ch4 boost output www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 17 fn7953.0 april 23, 2012 pcb layout considerations two layers pcb layout with tqfn package great care is needed in design ing a pc board for stable ISL97686 operation. as shown in the typi cal application diagram (figure 1, page 1), the separation of pgnd and agnd of each ISL97686 is essential, keeping the agnd referenced only local to the chip. this minimizes switching noise injection to the feedback sensing and analog areas, as well as el iminating dc errors form high current flow in resistive pc boar d traces. pgnd and agnd should be on the top and bottom layers respectively in the two layer pcb. a star ground connection should be formed by connecting the led ground return and agnd pins to the thermal pad with 9-12 vias. the ground connection should be into this ground net, on the top plane. the bottom plan e then forms a quiet analog ground area, that both shields co mponents on the top plane, as well as providing easy access to all sensitive components. for example, the ground side of the iset1/2 resistors can be dropped to the bottom plane, providing a very low impedance path back to the agnd pin, which does not have any circulating high currents to interfere with it. the bottom plane can also be used as a thermal ground, so the agnd area should be sized sufficiently large to dissipate the required power. for multi-layer boards, the agnd plane can be the second layer. this provides easy access to the agnd net, but allows a larger thermal ground and main ground supply to come up through the thermal vias from a lower plane. this type of layout is particul arly important for this type of product, as the ISL97686 has a high power boost, resulting in high current flow in the main loop?s traces. careful attention should be focussed on the below layout details: 1. boost input capacitors, output capacitors, inductor and schottky diode should be placed together in a nice tight layout. keeping the grounds of the input, output, ISL97686 and the current sense resist or connected with a low impedance and wide metal is very important to keep these nodes closely coupled. 2. figure page 18 shows important traces of current sensor (rs) and ovp resistors (ru, rl). the current sensor track line should be short, so that it remains as close as possible to the current sense (cs) pin. addition ally, the cs pin is referenced from the adjacent pgnd pin. it is extremely important that this pgnd pin is placed with a good reference to the bottom of the sense resistor. in figure 22 you can see that this ground pin is not connected to the thermal pad, but instead used to effectively sense the voltage at the bottom of the current sense resistor. however, this pin also takes the gate driver current, so it must still have a wide connection and a good connection back from the sense resistor to the star ground. also, the rc filter on cs should be placed referenced to this pgnd pin and be close to the chip. 3. if possible, try to maintain central ground node on the board and use the input capacitors to avoid excessive input ripple for high output current supplies. th e filtering capacitors should be placed close by the vin pin. 4. for optimum load regulation and true v out sensing, the ovp resistors should be connected in dependently to the top of the output capacitors and away from the higher dv/dt traces. the ovp connection then needs to be as short as possible to the pin. the agnd connection of the lower ovp components is critical for good regulation. at 70v output, a 100mv change at v out translates to a 1.7mv change at ovp, so a small ground error due to high current flow, if referenced to pgnd, can be disastrous. 5. the bypass capacitors connected to vdc and vlogic need to be as close to the pin as possible, and again should be referenced to agnd. this is also true for the comp network and the rest of the analog compon ents (on isedt1/2, fpwm, etc.). 6. the heat of the chip is mainly dissipated through the exposed thermal pad so maximizing the copper area around it is a good idea. a solid ground is always helpful for the thermal and emi performance. 7. the inductor and input and output capacitors should be mounted as tight as possible, to reduce the audible noise and inductive ringing. general power pad de sign considerations figure 22 shows an example of ho w to use vias to remove heat from the ic. we recommend you fill the thermal pad area with vias. a typical via array would be to fill the thermal pad foot print with vias spaced such that the ce ntre to centre spacing is three times the radius of the via. keep the vias small, but not so small that their inside diameter prevents solder wicking through the holes during reflow. one layer pcb layout with soic package the general rules of two layer pcb layout can be applied to the one layer pcb layout of the soic package, although this layout is much more challenging and very easy to get wrong. the noisy pgnd of the switching fet area and quiet agnd must be placed on the same plane as shown in figure 24, therefore, great care must be taken to maintain stable and clean operation, due to increased risk of noise injection to the quiet area. 1. the gnd plane should be extended as far as possible as space allows to spread out heat dissipation. 2. all ground pads for input caps, current sensor, output caps should be close to the pgnd pin adjacent to the cs pin of ISL97686 with wide metal conn ection shown in figure 23. this guarantees a low differential voltage between these critical points. 3. the connection point between agnd pin 14 and pgnd pin 18 should be ? narrow? neck, effectively making a star ground at the agnd pin. figure 22. ISL97686 tqfn pcb via pattern www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 18 fn7953.0 april 23, 2012 4. the relatively quiet agnd area, to the right of the neck needs to be traced out carefully in unbroken metal, via the shortest possible path to the ground side of the components connected to ovp, comp, iset, actl, pwm_set/pll, and actl. this is also true for the filtering caps on pwmi and stv. these are needed to reject noise and cause decoding errors in some conditions. 5. the current sensing line is shielded by a metal trace, coming from its source, to prevent pickup from the gd pin beside it. 6. the filtering cap of the curren t sensing line should be placed close to the cs pin rather than in the area of current sense resistor, as it needs to couple this pin to the adjacent pgnd pin. 7. the noisy switching fet should be kept far away from the quiet pin area. 8. the area on the switching node should be determined by the dissipation requirements of the boost power fet. figure 23. example of two layer pcb layout diode inductor pgnd pgnd pvin vout www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 19 fn7953.0 april 23, 2012 figure 24. example of one layer pcb layout 1 2 3 4 5 6 7 10 11 12 13 14 15 28 27 26 17 16 19 18 21 20 ch3 ch4 gd pgnd slew csel ch2 ch1 en_vsync nc iset1 comp vin osc vdc pgnd agnd en vlogic ovp iset2 pgnd cs 8 9 clk 22 25 24 23 pwm_set/pll sdi sdo /cs pvin pvout all close to each other with wide metal conntection narrow connection point of pgnd and agnd quiet agnd trace pgnd www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 20 fn7953.0 april 23, 2012 equivalent circuit diagrams osc vdc 200 ? pwm_set/pll comp vdc 200 ? en_vsync sdi clk cs csel 5200 ? 6v 2m ? vlogic 3v vdc 6v lx vin 50v + - + - + - + - 200 ? 600 ? 600 ? vdc vin gd 1 ? 20v 40k ? vdc ovp 200 ? 5200 ? isel 6v en 50k ? 50v 5v 2m ? 220k ? 80v ch1~ch4 vlogic 20a 1 ? iset1 iset2 1000 ? 2000 ? actl vdc 50v sdo 50v vdc 2m ? vdc vlogic cs slew 20v vdc vdc 5a 80k ? 600 ? www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 21 intersil products are manufactured, assembled and tested utilizing iso9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality intersil products are sold by description only. intersil corporat ion reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, the reader is cautioned to verify that data sheets are current before placing orders. information furnished by intersil is believed to be accurate and reliable. however, no responsi bility is assumed by intersil or its subsid iaries for its use; nor for any infringem ents of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of i ntersil or its subsidiaries. for information regarding intersil corporation and its products, see www.intersil.com fn7953.0 april 23, 2012 for additional products, see www.intersil.com/product_tree products intersil corporation is a leader in the design and manufacture of high-performance analog semico nductors. the company's product s address some of the industry's fastest growing markets, such as , flat panel displays, cell phones, handheld products, and noteb ooks. intersil's product families address power management and analog sign al processing functions. go to www.intersil.com/products for a complete list of intersil product families. for a complete listing of applications, rela ted documentation and related parts, please see the respective device information p age on intersil.com: ISL97686 to report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff fits are available from our website at: http://rel.intersil.com/reports/sear revision history the revision history provided is for informational purposes only and is believed to be accurate, but not warranted. please go t o web to make sure you have the latest revision. date revision change april 23, 2012 fn7953.0 initial release www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 22 fn7953.0 april 23, 2012 package outline drawing l28.5x5b 28 lead thin quad flat no-lead plastic package rev 1, 10/07 located within the zone indicated. the pin #1 identifier may be unless otherwise specified, tolerance : decimal 0.05 tiebar shown (if present) is a non-functional feature. the configuration of the pin #1 identifier is optional, but must be between 0.15mm and 0.30mm from the terminal tip. dimension b applies to the metallized terminal and is measured dimensions in ( ) for reference only. dimensioning and tolerancing conform to amse y14.5m-1994. 6. either a mold or mark feature. 3. 5. 4. 2. dimensions are in millimeters. 1. notes: bottom view detail "x" typical recommended land pattern top view bottom view side view 5.00 a 5.00 b index area pin 1 6 (4x) 0.15 28x 0.55 0.05 4 a 28x 0.25 0.05 m 0.10 c b 14 8 4x 0.50 24x 3.0 6 pin #1 index area 3 .25 0 . 10 0 . 75 0.05 base plane see detail "x" seating plane 0.10 c c 0.08 c 0 . 2 ref c 0 . 05 max. 0 . 00 min. 5 ( 3. 25) ( 4. 65 typ ) ( 24x 0 . 50) (28x 0 . 25 ) ( 28x 0 . 75) 15 22 21 7 1 28 www.datasheet.co.kr datasheet pdf - http://www..net/
ISL97686 23 fn7953.0 april 23, 2012 small outline plastic packages (soic) notes: 1. symbols are defined in the ?mo series symbol list? in section 2.2 of publication number 95. 2. dimensioning and tolerancing per ansi y14.5m - 1982. 3. dimension ?d? does not include mold flash, protrusions or gate burrs. mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. dimension ?e? does not include interlead flash or protrusions. interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. the chamfer on the body is optional. if it is not present, a visual index feature must be located within the crosshatched area. 6. ?l? is the length of terminal for soldering to a substrate. 7. ?n? is the number of terminal positions. 8. terminal numbers are shown for reference only. 9. the lead width ?b?, as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not excee d a maximum value of 0.61mm (0.024 inch) 10. controlling dimension: millimeter. converted inch dimensions are not necessarily exact. index area e d n 123 -b- 0.25(0.010) c a m bs e -a- l b m -c- a1 a seating plane 0.10(0.004) h x 45 o c h 0.25(0.010) b m m m28.3 (jedec ms-013-ae issue c ) 28 lead wide body small outline plastic package symbol inches millimeters notes min max min max a 0.0926 0.1043 2.35 2.65 - a1 0.0040 0.0118 0.10 0.30 - b 0.013 0.0200 0.33 0.51 9 c 0.0091 0.0125 0.23 0.32 - d 0.6969 0.7125 17.70 18.10 3 e 0.2914 0.2992 7.40 7.60 4 e 0.05 bsc 1.27 bsc - h 0.394 0.419 10.00 10.65 - h 0.01 0.029 0.25 0.75 5 l 0.016 0.050 0.40 1.27 6 n28 287 0 o 8 o 0 o 8 o - rev. 0 12/93 www.datasheet.co.kr datasheet pdf - http://www..net/


▲Up To Search▲   

 
Price & Availability of ISL97686

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X